

# California Polytechnic State University Pomona DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

**Dgtl Circuit Dsgn Verilog Lab** 

ECE 3300L Section E01

Report # 2

Prepared by

## Arvin Ghaloosian (017153422) Vittorio Huizar (016826784)

Group H

Presented to

**Mohamed Aly (Mohamed El-Hadedy)** 

Due - June 25th, 2025

### GATE VS BEHAVIORAL IMPLEMENTATION: Gate Code:

```
module decoder4x16 gate(
    input [3:0] A, // 4 bit input
                 E, // Enable
    input
    output [15:0] Y // 16 bit output
);
// Invert inputs
wire nA0 = \sim A[0];
wire nAl = ~A[1];
wire nA2 = \sim A[2];
wire nA3 = \sim A[3];
assign Y[0] = E & nA3 & nA2 & nA1 & nA0;
assign Y[1] = E & nA3 & nA2 & nA1 & A[0];
assign Y[2] = E & nA3 & nA2 & A[1] & nA0;
assign Y[3] = E \epsilon nA3 \epsilon nA2 \epsilon A[1] \epsilon A[0];
assign Y[4] = E & nA3 & A[2] & nA1 & nA0;
assign Y[5] = E \epsilon nA3 \epsilon A[2] \epsilon nA1 \epsilon A[0];
assign Y[6] = E \epsilon nA3 \epsilon A[2] \epsilon A[1] \epsilon nA0;
assign Y[7] = E \epsilon nA3 \epsilon A[2] \epsilon A[1] \epsilon A[0];
assign Y[8] = E & A[3] & nA2 & nA1 & nA0;
assign Y[9] = E \epsilon A[3] \epsilon nA2 \epsilon nA1 \epsilon A[0];
assign Y[10] = E & A[3] & nA2 & A[1] & nA0;
assign Y[11] = E & A[3] & nA2 & A[1] & A[0];
assign Y[12] = E \epsilon A[3] \epsilon A[2] \epsilon nAl \epsilon nA0;
assign Y[13] = E \epsilon A[3] \epsilon A[2] \epsilon nAl \epsilon A[0];
assign Y[14] = E \epsilon A[3] \epsilon A[2] \epsilon A[1] \epsilon nA0;
assign Y[15] = E \& A[3] \& A[2] \& A[1] \& A[0];
endmodule
```

#### Advantages:

- Direct mapping to hardware gates
- Clear visualization of the boolean logic
- Direct control over each output

#### Disadvantages:

- Verbose and repetitive code
- Higher chance of error
- More difficulties to scale

#### Behavioral Code:

```
'timescale lns / lps
module decoder4x16 behav(
    input [3:0] A,
    input
                Ε,
    output reg [15:0] Y
5 (
always @(*) begin
    Y = 16'b0;
                              // RESET: clear all outputs to 0
    if (E) begin
                               // > ENABLE: only decode when enabled
        case (A)
            4'b0000: Y = 16'b0000 0000 0000 0001; // > OUTPUT: activate Y[0]
            4'b0001: Y = 16'b0000 0000 0000 0010; // > OUTPUT: activate Y[1]
            4'b0010: Y = 16'b0000 0000 0000 0100; // > OUTPUT: activate Y[2]
            4'b0011: Y = 16'b0000 0000 0000 1000; // > OUTPUT: activate Y[3]
            4'b0100: Y = 16'b0000 0000 0001 0000; // > OUTPUT: activate Y[4]
            4'b0101: Y = 16'b0000 0000 0010 0000; // > OUTPUT: activate Y[5]
            4'b0110: Y = 16'b0000 0000 0100 0000; // > OUTPUT: activate Y[6]
            4'b0111: Y = 16'b0000 0000 1000 0000; // > OUTPUT: activate Y[7]
            4'b1000: Y = 16'b0000 0001 0000 0000; // > OUTPUT: activate Y[8]
            4'b1001: Y = 16'b0000_0010_0000_0000; // > OUTPUT: activate Y[9]
            4'b1010: Y = 16'b0000 0100 0000 0000; // > OUTPUT: activate Y[10]
            4'b1011: Y = 16'b0000 1000 0000 0000; // > OUTPUT: activate Y[11]
            4'b1100: Y = 16'b0001 0000 0000 0000; // > OUTPUT: activate Y[12]
            4'b1101: Y = 16'b0010 0000 0000 0000; // > OUTPUT: activate Y[13]
            4'b1110: Y = 16'b0100 0000 0000 0000; // > OUTPUT: activate Y[14]
            4'b1111: Y = 16'b1000 0000 0000 0000; // > OUTPUT: activate Y[15]
        endcase
    end
end
endmodule
```

#### Advantages:

- More readable and maintainable
- Scales better to more complicated designs
- Easier to verify

#### Disadvantages:

- Less explicit about the underlying hardware
- Requires synthesis interpretation

#### **XDC Snippet:**

```
9 # A[0]
10 | set property PACKAGE_PIN J15 [get_ports {A[0]}]
11 | set property IOSTANDARD LVCMOS33 [get ports {A[0]}]
12
13 : # A[1]
    set property PACKAGE_PIN L16 [get ports {A[1]}]
   set property IOSTANDARD LVCMOS33 [get ports {A[1]}]
16
17 ; # A[2]
18 set property PACKAGE_PIN M13 [get ports {A[2]}]
19 set property IOSTANDARD LVCMOS33 [get ports {A[2]}]
20
21 # A[3]
22 | set property PACKAGE_PIN R15 [get ports {A[3]}]
23 set property IOSTANDARD LVCMOS33 [get ports {A[3]}]
25 # Enable (E)
26 set property PACKAGE PIN R17 [get ports {E}]
27 | set property IOSTANDARD LVCMOS33 [get ports {E}]
28
29 : ## OUTPUT LEDS
30
31 : # Y[0] - LED0
    set property PACKAGE_PIN H17 [get ports {Y[0]}]
33
   set property IOSTANDARD LVCMOS33 [get ports {Y[0]}]
34
35 * # Y[1] - LED1
36 ; set property PACKAGE_PIN K15 [get ports {Y[1]}]
   set property IOSTANDARD LVCMOS33 [get ports {Y[1]}]
38
39 : # Y[2] - LED2
40 set property PACKAGE_PIN J13 [get ports {Y[2]}]
    set property IOSTANDARD LVCMOS33 [get ports {Y[2]}]
42
43 | # Y[3] - LED3
44 set property PACKAGE_PIN N14 [get ports {Y[3]}]
45; set property IOSTANDARD LVCMOS33 [get ports {Y[3]}]
47 | # Y[4] - LED4
48 set property PACKAGE_PIN R18 [get ports {Y[4]}]
49 set property IOSTANDARD LVCMOS33 [get ports {Y[4]}]
50
   # Y[5] - LED5
51
   set property PACKAGE_PIN V17 [get ports {Y[5]}]
53 set_property IOSTANDARD LVCMOS33 [get_ports {Y[5]}]
54
55 | # Y[6] - LED6
56 set property PACKAGE_PIN U17 [get ports {Y[6]}]
57 | set property IOSTANDARD LVCMOS33 [get ports {Y[6]}]
58
59 ; # Y[7] - LED7
60 set property PACKAGE_PIN U16 [get ports {Y[7]}]
61 | set_property IOSTANDARD LVCMOS33 [get_ports {Y[7]}]
```

```
63 | # Y[8] - LED8
64 | set property PACKAGE_PIN V16 [get ports {Y[8]}]
65 | set_property IOSTANDARD LVCMOS33 [get_ports {Y[8]}]
67 | # Y[9] - LED9
68 set property PACKAGE_PIN T15 [get ports {Y[9]}]
69; set_property IOSTANDARD LVCMOS33 [get_ports {Y[9]}]
70
71 : # Y[10] - LED10
72 | set_property PACKAGE_PIN U14 [get_ports {Y[10]}]
73 set property IOSTANDARD LVCMOS33 [get_ports {Y[10]}]
74
75 # Y[11] - LED11
76 | set property PACKAGE_PIN T16 [get ports {Y[11]}]
77 set property IOSTANDARD LVCMOS33 [get ports {Y[11]}]
78
79 | # Y[12] - LED12
80 set property PACKAGE_PIN V15 [get ports {Y[12]}]
81 | set_property IOSTANDARD LVCMOS33 [get_ports {Y[12]}]
82
83 | # Y[13] - LED13
84 set property PACKAGE_PIN V14 [get ports {Y[13]}]
85 | set property IOSTANDARD LVCMOS33 [get ports {Y[13]}]
86
87 ! # Y[14] - LED14
88 | set property PACKAGE_PIN V12 [get ports {Y[14]}]
89 set property IOSTANDARD LVCMOS33 [get ports {Y[14]}]
90
91 : # Y[15] - LED15
92 | set property PACKAGE_PIN V11 [get ports {Y[15]}]
93 | set property IOSTANDARD LVCMOS33 [get ports {Y[15]}]
94
```

#### **TEST BENCH:**

```
23
         timescale lns / lps
24
25 🖨
         module tb_decoder4x16;
26
27
         reg [3:0] A;
28
         reg
                  E:
29
         wire [15:0] Y;
30
31 🗇
         // DUT: Choose one of the following:
32
33
         // Uncomment to test GATE-LEVEL version:
34
         // decoder4x16 gate dut ( .A(A), .E(E), .Y(Y) );
35
36 🗀
         // Uncomment to test BEHAVIORAL version:
37
         decoder4x16_behav dut ( .A(A), .E(E), .Y(Y) );
38
39
         integer i;
40
41 🖨
        initial begin
     Starting 4x16 Decoder Test ----");
42 !
43
44
          // Test Enable OFF
     O E = 0;
45
          A = 4'b0000;
     \circ
46
     0
47
          #10;
48 🖯 🔘
          if (Y !== 16'b0) begin
49
            $display("FAIL: Enable OFF test failed. Y = %b", Y);
50
     0
            $fatal;
51 🗍
          end else begin
52
           $display("PASS: Enable OFF outputs all zero");
53 🖒
          end
54
55
          // Enable ON
     O E = 1;
56
57 🖯 O
         for (i = 0; i < 16; i = i + 1) begin
     0
58
            A = i;
59
     0
            #10:
60 Ö O
            if (Y !== (1 << i)) begin
     0
              \alpha \ $\text{display}("FAIL: A = \%b, Expected Y = \%b, Got Y = \%b", A, (1 << i), Y);
61
62
     0
              Sfatal;
63 🗔
            end else begin
     0
64
             $display("PASS: A = %b, Y = %b", A, Y);
65 🖨
            end
66 🗀
          end
67
68
     $\text{display}("---- ALL TESTS PASSED ----");
     ○→ $finish;
69
70 🖨
         end
71
72 🖨
         endmodule
```



```
Time resolution is 1 ps
---- Starting 4x16 Decoder Test ----
PASS: Enable OFF outputs all zero
PASS: A = 0000, Y = 000000000000001
PASS: A = 0011, Y = 0000000000001000
PASS: A = 0100, Y = 0000000000010000
PASS: A = 0101, Y = 000000000100000
PASS: A = 0110, Y = 000000001000000
PASS: A = 0111, Y = 0000000010000000
PASS: A = 1000, Y = 0000000100000000
PASS: A = 1001, Y = 0000001000000000
PASS: A = 1010, Y = 0000010000000000
PASS: A = 1011, Y = 0000100000000000
PASS: A = 1100, Y = 0001000000000000
PASS: A = 1101, Y = 0010000000000000
PASS: A = 1110, Y = 0100000000000000
PASS: A = 1111, Y = 1000000000000000
---- ALL TESTS PASSED ----
$finish called at time : 170 ns : File "D:/verilog/ece33001/Group H/Lab2/tb/tb_decoder4x16.v" Line 69
```

Developing this self checking testbench was initially challenging but helped us test our code a lot faster once it was written. The testbench helped catch a few early mistakes in the case statement mappings. We also realize how much faster it is to test iterations of the code with a self checking testbench, especially as projects become more complex.

#### SYNTHESIS SCHEMATIC:



#### Resource Utilization:

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 8           | 63400     | 0.01          |
| Ю        | 21          | 210       | 10.00         |



**LUT Usage:** 8 LUTs required, indicating efficient combinational logic implementation

I/O Usage: 21 pins = 4 inputs + 1 enable + 16 outputs

No Registers: For purely combinational logic, no flip-flops needed

#### **CONTRIBUTIONS:**

Arvin Ghaloosian (50%)

- Developed gate-level Verilog implementation
- Created and debugged self-checking testbench
- Conducted simulation verification and waveform analysis
- Performed FPGA implementation and timing analysis
- Contributed to report writing and documentation

Vittorio Huizar (50%)

- Developed behavioral Verilog implementation with color-coded comments
- Set up Vivado project and constraint file configuration
- Conducted hardware testing and demo video recording
- Analyzed resource utilization and synthesis reports
- Contributed to report writing and final presentation

### Reflection:

In this lab, we successfully implemented a 4x16 decoder at a gate and behavioral level. Working with both coding styles showed the different approaches to describing hardware functionality. For example, the gate level implementation required us to consider the underlying boolean logic, writing explicitly AND and NOT gate combinations for each output. This resulted in more verbose code. In contrast to that the behavioral implementation using always@(\*) blocks provided cleaner code and better maintainability.

#### **Comments:**

 We were not sure how to add color-coded comments to our verilog code in vivado so instead we opted for a clean and clear "► RESET", "► ENABLE", "► OUTPUT", as shown in your instructions.

### **Demo Video:**

https://youtu.be/X0b2ricZJEE